## **EE2000 Logic Circuit Design**

## Lecture 5 – Combinational Functional Blocks



electronicscoach.com

# Multiplexer (MUX)

- Basically a digital switch
- Pass one of the inputs to the output
- Selected by the control input.





- **k** control inputs
- n data inputs,  $n \le 2^k$
- 1 output

# 2-to-1 Multiplexer (MUX)



|   | nput  | Output |       |
|---|-------|--------|-------|
| S | $D_1$ | $D_0$  |       |
| 0 | Х     | Х      | $D_0$ |
| 1 | х     | Х      | $D_1$ |

$$OUT = S'D_0 + SD_1$$



# 4-to-1 Multiplexer (MUX)

- Specification:
  - $\blacksquare m = 4$
  - $\blacksquare n = \log_2 m = 2$
- Formulation:

|                       | Inputs                |                       |                       |                |                |                       |  |
|-----------------------|-----------------------|-----------------------|-----------------------|----------------|----------------|-----------------------|--|
| <b>I</b> <sub>0</sub> | <i>I</i> <sub>1</sub> | <b>I</b> <sub>2</sub> | <b>I</b> <sub>3</sub> | S <sub>1</sub> | S <sub>0</sub> | Υ                     |  |
| X                     | X                     | X                     | X                     | 0              | 0              | <i>I</i> <sub>0</sub> |  |
| Х                     | Х                     | Х                     | Х                     | 0              | 1              | <i>I</i> <sub>1</sub> |  |
| X                     | Χ                     | Χ                     | Х                     | 1              | 0              | <i>I</i> <sub>2</sub> |  |
| Х                     | Х                     | Х                     | Х                     | 1              | 1              | <i>I</i> <sub>3</sub> |  |

### Optimization:

$$Y(I_0, I_1, I_2, I_3, S_1, S_0) = S_1'S_0'/0 + S_1'S_0/1 + S_1S_0'/2 + S_1S_0/3$$



# Example

Realize the function  $f(w, x, y, z) = \sum m(1, 2, 5, 7, 9, 11, 13)$  using a 4-to-1 MUX

STEP 1: Plot the K-map

| WX V | Z<br>00 | 01 | 11 | 10 |
|------|---------|----|----|----|
| 00   |         | 1  |    | 1  |
| 01   |         | 1  | 1  |    |
| 11   |         | 1  |    |    |
| 10   |         | 1  | 1  |    |

# Example

STEP 2: Since 4-to-1 MUX has 2 control inputs, choose two variables for these inputs

$$w = S_1$$
  $x = S_0$ 



#### **STEP 3:**

$$f(w = 0, x = 0) = y'z + yz'$$
  
 $f(w = 0, x = 1) = z$   
 $f(w = 1, x = 1) = y'z$   
 $f(w = 1, x = 0) = z$ 

# Example

$$w = S_1$$
  $x = S_0$   
 $f(w = 0, x = 0) = y'z + yz'$   
 $f(w = 0, x = 1) = z$   
 $f(w = 1, x = 1) = y'z$   
 $f(w = 1, x = 0) = z$ 



Question: How can we realize the function using 2-to-1 muxs?

## Exercise

Realize the function  $f(w, x, y, z) = \sum m(1, 2, 5, 7, 9, 11, 13)$  using a 2-to-1 MUX



### Exercise

Realize the function  $f(w, x, y, z) = \sum m(1, 2, 5, 7, 9, 11, 13)$  using an 8-to-1 MUX

| wxyz | F |
|------|---|
| 0000 | 0 |
| 0001 | 1 |
| 0010 | 1 |
| 0011 | 0 |
| 0100 | 0 |
| 0101 | 1 |
| 0110 | 0 |
| 0111 | 1 |

| wxyz | F |
|------|---|
| 1000 | 0 |
| 1001 | 1 |
| 1010 | 0 |
| 1011 | 1 |
| 1100 | 0 |
| 1101 | 1 |
| 1110 | 0 |
| 1111 | 0 |

# Summary

|      | With | 2-to-1 Mux                   | 4-to-1 Mux         | 8-to-1 Mux                        |
|------|------|------------------------------|--------------------|-----------------------------------|
| wxyz | F    | $S_0=w$                      | $S_1 = w, S_0 = x$ | $S_2 = w$ , $S_1 = x$ , $S_0 = y$ |
| 0000 | 0    |                              |                    | I <sub>0</sub> =z                 |
| 0001 | 1    |                              | $I_0 = y \oplus z$ | 70-2                              |
| 0010 | 1    |                              | $I_0 - y \oplus Z$ | l <sub>1</sub> =z'                |
| 0011 | 0    | 1 - 42 1 1/2 1 1/42/         |                    | 11-2                              |
| 0100 | 0    | I <sub>0</sub> =xz+y'z+x'yz' |                    | l <sub>2</sub> =z                 |
| 0101 | 1    |                              | 1                  | 12-2                              |
| 0110 | 0    |                              | $I_1=z$            | 1                                 |
| 0111 | 1    |                              |                    | $I_3=Z$                           |
| 1000 | 0    |                              |                    | 1 - 7                             |
| 1001 | 1    |                              | 1                  | $I_4=z$                           |
| 1010 | 0    |                              | $I_2=Z$            | 1 7                               |
| 1011 | 1    | $I_1=x'z+y'z$                | 1 - 1/2            | I <sub>5</sub> =Z                 |
| 1100 | 0    |                              |                    | 1 -7                              |
| 1101 | 1    |                              |                    | I <sub>6</sub> =z                 |
| 1110 | 0    |                              | $I_3 = y'z$        | 1 -0                              |
| 1111 | 0    |                              |                    | I <sub>7</sub> =0                 |

# **Cascading Multiplexers**



|                       | Inputs                |                       |                       |                |                |                       |
|-----------------------|-----------------------|-----------------------|-----------------------|----------------|----------------|-----------------------|
| <b>I</b> <sub>0</sub> | <i>I</i> <sub>1</sub> | <b>I</b> <sub>2</sub> | <b>I</b> <sub>3</sub> | S <sub>1</sub> | S <sub>0</sub> | Y                     |
| X                     | X                     | X                     | Х                     | 0              | 0              | <i>I</i> <sub>0</sub> |
| X                     | X                     | Х                     | Χ                     | 0              | 1              | $I_1$                 |
| X                     | Х                     | Х                     | X                     | 1              | 0              | $I_2$                 |
| Х                     | Х                     | Х                     | Х                     | 1              | 1              | <i>I</i> <sub>3</sub> |





# Demultiplexer (DMUX)

- Reverse the function of MUX
- Route a single input to one of the many outputs
- Selected by the control input.



# Demultiplexer (DMUX)

- Remember the decoder with Enable?
- The decoder can perform demultiplexer if we take EN as the input line,  $A_i$  (input lines of decoder) as the selection inputs



# Example of MUX & DMUX Application

- A MUX allows digital information from several sources to be routed onto a single line for transmission over that line to a common destination
- A DMUX basically reverses the multiplexing function



# Summary

2<sup>n</sup> inputs





**Binary Decoder** 

Only 1 input is '1'

uts Encoder

n outputs

MUX



**Binary Encoder** 



## Lab Session 2

### **Objectives**

- Learn the modular design flow
- Implement a 1-bit Full-Adder using VHDL
- Implement a 4-bit Full-Adder using VHDL

1-bit Full-Adder

|       | Input | Output |     |        |
|-------|-------|--------|-----|--------|
| i_Cin | i_A   | i_B    | o_S | o_Cout |
| 0     | 0     | 0      | 0   | 0      |
| 0     | 0     | 1      | 1   | 0      |
| 0     | 1     | 0      | 1   | 0      |
| 0     | 1     | 1      | 0   | 1      |
| 1     | 0     | 0      | 1   | 0      |
| 1     | 0     | 1      | 0   | 1      |
| 1     | 1     | 0      | 0   | 1      |
| 1     | 1     | 1      | 1   | 1      |

# Components and Instantiation

- Structural modeling: Modular design of a complex project
- When designing a complex project, we can split it into two or more simple designs (sub-modules/subcircuits/components)
- Example: A full adder (FA) contains of 2 half adders (HAs); Half adder can be modeled by a component



# Structural Modeling

- Structural modeling or modular design allows us to pack low-level functionalities into modules
- Allows a designed module to be reused without the need to reinvent and re-test the same functions/modules every time
- To include a component into a module, we need to
  - (1) declare the component
  - (2) instantiate the component
  - in architecture

# **Component Declaration**

 An architecture may contain multiple components and they must be declared first

```
architecture [name] ...
[signal]
       component XX
                            Component declaration
       end component;
       component YY
                            Component declaration
       end component;
begin
             Component instantiation
end [name];
```

## Half Adder

#### Create the sub-module of half adder first

$$sum = a \oplus b \quad carry = a \cdot b = ab$$

| Inp | Inputs |   | puts |
|-----|--------|---|------|
| а   | b      | С | S    |
| 0   | 0      | 0 | 0    |
| 0   | 1      | 0 | 1    |
| 1   | 0      | 0 | 1    |
| 1   | 1      | 1 | 0    |

```
-- sub module (half adder) entity declaration
entity halfadder is
port (a : in STD LOGIC;
      b : in STD LOGIC;
      sum : out STD LOGIC;
      carry : out STD LOGIC
     );
end halfadder:
architecture Behavioral of halfadder is
begin
sum <= a xor b;</pre>
carry <= a and b;
end Behavioral;
```

## Full Adder

```
--top module(full adder) entity declaration
entity fulladder is
    port (a : in std logic;
                                                              CARRY
           b : in std logic;
                                          HA1
           cin : in std logic;
                                                               SUM
           sum : out std logic;
           carry : out std logic
         );
end fulladder:
--top module architecture declaration
architecture behavior of fulladder is
   component halfadder
    port(
         a : in std logic;
         b : in std logic;
         sum : out std logic;
                                    --sub-module(half adder) is
         carry : out std_logic
                                    declared as a component
                                    before the keyword "begin"
    end component;
```

# **Component Instantiation**

Differences between a component and an entity declaration:

- Entity declaration declares a circuit model containing one or multiple architectures
- Component declaration declares a virtual circuit template, which must be instantiated to take effect during the design
- Instantiation To map the signals in the entity with the input/output of the component
- Port map is required for component instantiation

### Full Adder



- Two HAs are needed
- Internal signals s1,c1,c2 are used to connect the two HAs
- In HA, we define port (a:in STD\_LOGIC; b:in STD\_LOGIC; sum:out STD\_LOGIC; carry:out STD\_LOGIC);

```
signal s1,c1,c2 : std_logic:='0'; --declare internal signal
begin

--Provide a different name for each half adder.
--instantiate and do port map for the half adders.

HA1 : halfadder port map (a,b,s1,c1);
HA2 : halfadder port map (s1,cin,sum,c2);
carry <= c1 or c2; --final carry calculation
end;</pre>
```

### Half-Adder 1



HA1: halfadder port map (a,b,s1,c1);



## Half-Adder 2



HA2: halfadder port map (s1,cin,sum,c2);



carry <= c1 **or** c2;

## 1-bit Full-Adder

|       | Input | Output |     |        |
|-------|-------|--------|-----|--------|
| i_Cin | i_A   | i_B    | o_S | o_Cout |
| 0     | 0     | 0      | 0   | 0      |
| 0     | 0     | 1      | 1   | 0      |
| 0     | 1     | 0      | 1   | 0      |
| 0     | 1     | 1      | 0   | 1      |
| 1     | 0     | 0      | 1   | 0      |
| 1     | 0     | 1      | 0   | 1      |
| 1     | 1     | 0      | 0   | 1      |
| 1     | 1     | 1      | 1   | 1      |

```
Library IEEE;
Use IEEE.STD_LOGIC_1164.ALL;
Entity full_adder_1bit is
  Port (
    i_A: in STD_LOGIC;
    i_B: in STD_LOGIC;
    i_Cin: in STD_LOGIC;
    o_S: out STD_LOGIC;
    o_Cout: out STD_LOGIC);
End full_adder_1bit;
Architecture Behavioral of full_adder_1bit is
Begin
  --Add Your own code here
End Behavioral;
```

## 4-bit Full-Adder



```
Library IEEE;
Use IEEE.STD_LOGIC_1164.ALL;
Entity full adder 4bits is
  Port (
    i_A: in STD_LOGIC_VECTOR (3 DOWNTO 0);
    i B: in STD LOGIC VECTOR (3 DOWNTO 0);
    i Ci: in STD LOGIC;
    o_S: out STD_LOGIC_VECTOR (3 DOWNTO 0);
    o Cout: out STD LOGIC
    );
end full_adder_4bits;
```

## 4-bit Full-Adder

```
1-bit
Architecture Behavioral of full adder 4bits is
                                                                    Full
                                                                  Adder
  SIGNAL ci: STD LOGIC VECTOR (3 DOWNTO 0);
                                                         \mathbf{C}_{\mathsf{out}}
  COMPONENT full adder 1bit is
                                                                     S<sub>3</sub>
    Port (
      i A: in STD LOGIC;
      i B: in STD LOGIC;
      i Cin: in STD LOGIC;
      o S: out STD LOGIC;
      o Cout: out STD LOGIC
  END COMPONENT;
begin
ci(0) \le i Ci;
uut0: full_adder_1bit PORT MAP(i_A(0), i_B(0), ci(0), o_S(0), ci(1));
  --Write your own code here to instantiate other three units.
end Behavioral;
```



### Hardware

Table 12 - Push Button Connections

| Signal Name | Subsection | Zynq pin     |                    | Аз Вз  | A2 B2                  | Aı Bı      | Ao Bo      |
|-------------|------------|--------------|--------------------|--------|------------------------|------------|------------|
| BTNU        | PL         | T18          |                    | ] ]    | ↓ ↓                    |            | ↓ ↓        |
| BTNR        | PL         | R18          |                    | 1-bit  | 1-bit                  | 1-bit      | 1-bit      |
| BTND        | PL         | R16          | -                  | Full 🔩 | – Full <del>&lt;</del> | ⊢ Full 🔩   | ⊢ Full ←   |
| BTNC        | PL         | P16          | _ C <sub>out</sub> | Adder  | Adder                  | Adder      | Adder Co   |
| BTNL        | PL         | N15          |                    | Ţ      | <b>↓</b>               | <b>↓</b>   | <b>↓</b>   |
| PB1         | PS         | D13 (MIO 50) |                    | S₃     | S <sub>2</sub>         | <b>S</b> 1 | <b>S</b> 0 |
| PB2         | PS         | C10 (MIO 51) |                    |        |                        |            |            |

Table 13 - DIP Switch Connections

| Signal Name | Zyng pin |
|-------------|----------|
| SW0         | F22      |
| SW1         | G22      |
| SW2         | H22      |
| SW3         | F21      |
| SW4         | H19      |
| SW5         | H18      |
| SW6         | H17      |
| SW7         | M15      |

Table 14 - LED Connections

| Signal Name | Subsection | Zynq pin  |
|-------------|------------|-----------|
| LD0         | PL         | T22       |
| LD1         | PL         | T21       |
| LD2         | PL         | U22       |
| LD3         | PL         | U21       |
| LD4         | PL         | V22       |
| LD5         | PL         | W22       |
| LD6         | PL         | U19       |
| LD7         | PL         | U14       |
| LD9         | PS         | D5 (MIO7) |

- SW0-SW3 as input i\_A, SW4-SW7 as input i\_B, push button BTNL as input i\_Ci
- LD0-LD3 as o S, LD4 as o Cout

## Results



- Program Device

- Observe and verify the result